# Beam Lead Fabrication for Submillimeter-wave Circuits Using Vacuum Planarization

R.B. Bass<sup>1</sup>, J.C. Schultz<sup>1</sup>, A.W. Lichtenberger<sup>1</sup>, J.W. Kooi<sup>2</sup>, C.K. Walker<sup>3</sup>

<sup>1</sup>Department of Electrical and Computer Engineering, University of Virginia, Charlottesville, VA <sup>2</sup>Division of Physics, Mathematics, and Astronomy, California Institute of Technology, Pasadena, CA <sup>3</sup>Department of Astronomy, University of Arizona, Tucson, AZ

The assembly of superconducting millimeter and submillimeter-wave circuits becomes increasingly difficult as chip dimensions and design tolerances shrink with increased operating frequency. Currently, RF ground connections are made by soldering, wire bonding or with conductive wire gaskets<sup>1,2</sup>. To facilitate assembly and throughput, we are developing a beam lead process for quartz chips. Such processes already exist for silicon and gallium arsenide wafers<sup>3-5</sup>. However, niobium circuits on quartz substrates present unique difficulties. SIS junctions introduce additional thermal and chemical constraints to process development. For quartz, wet etches are isotropic and dry etches with high etch rates require large ion energies. We have developed a new, top-side approach to beam lead fabrication suitable for whole wafer processing.

## Introduction

We have developed a new, top-side approach to beam lead fabrication suitable for whole wafer processing. The new process, reported for the first time in this paper, differs from our original approach in which a sacrificial epoxy resin is planarized within the trenches using a sodium chloride optical flat<sup>6</sup>. The new process still uses a sacrificial epoxy to fill the trenches, but the method of epoxy planarization is much improved.

## Process

After the mixer circuits are completed, trenches are cut along the perimeter of the chips using a standard wafer dicing saw. The trenches are diced only partly through the wafer, to a depth slightly greater than the desired chip thickness. Multiple passes with the dicing saw are used to achieve the desired trench width. Trenches are, on average,  $143\mu m$  wide with a standard deviation of  $12\mu m$ .

Planarization is accomplished by filling the diced trenches with a sacrificial epoxy. This is done by isolating the trench volume from the surface of the wafer and then injecting the epoxy into the trench volume. To isolate the trench volume from the wafer surface, a relatively smooth piece of silicone rubber is placed atop the wafer. The silicone is naturally attracted to the wafer surface by Van der Waals forces, creating a seal at the wafer-silicone interface. Once sealed, the wafer is placed in a metal support jig with the backside of the wafer facing up. Because the trenches run to the edge of the wafer, there is a unique opportunity to "inject" the epoxy into this unsealed region. This is accomplished by first placing the jig under vacuum along with an attached reservoir of epoxy. After the air is removed, the vacuum chamber is tilted in such a way that the epoxy runs from the reservoir, into the jig and over the wafer. The epoxy is allowed to

flow over the wafer until the perimeter of the wafer is thoroughly coated. When the vacuum is released, air pressure forces the epoxy into the trenches. The excess epoxy on the backside is then cleaned off. Next, the wafer and jig are ovenbaked to cure the epoxy. After curing, the silicone rubber is gently pealed away, revealing a clean quartz surface and epoxy-filled trenches. Because the silicone rubber seals the surface very tightly and uniformly, every trench fills in the same manner resulting in consistent epoxy planarization across the wafer. The open quartz surfaces are completely devoid of any residual epoxy.

The vacuum planarization process produces excellent results. The level of the epoxy does dip below the level of the quartz, but this dipping is



Figure 1 Trench depth is improved by performing the vacuum planarization process twice. After one fill, the maximum depth of the epoxy is, on average,  $3.83\mu$ m. After a second fill, this is improved to  $1.58\mu$ m.

slight compared to the depth of the trench. After planarizing once, we find an average dip in the epoxy of  $3.83\mu$ m, with a standard deviation of 630nm. To further improve planarization, the epoxy is etched back by  $30\mu$ m using an oxygen plasma. The process is then repeated once again, resulting in an average epoxy dip of only 1.58 $\mu$ m below the quartz, with a standard deviation of 470nm, as seen in Figure 1.

After the epoxy is fully cured, 15nm of titanium and 50nm of gold are sputter deposited over the wafer using DC magnetron sputtering. The titanium serves as an adhesion layer for the gold atop the quartz and epoxy surfaces. The gold serves as a plating seed layer, providing electrical continuity across the wafer during the plating step.

The beam lead patterns are defined using an ultra-thick resist, and are designed to straddle the quartz-epoxy boundary. Thick  $(10\mu m)$  gold beam leads are plated atop the



Figure 2 Epoxy-filled trenches are shown in the above cross-section of a quartz chip. The wafer thickness is  $250\mu m$ . The cross-section was made using a wafer dicing saw.

seed layer within the resist patterns. After plating, the resist is stripped with acetone. The gold seed layer and titanium are removed using wet chemical etchants. The wafer is then mounted, beam lead side down, to a silicon carrier wafer. With the wafer mounted facedown, the quartz is lapped to the desired chip thickness, usually around  $100\mu m$  or less. Since the trenches are deeper than the final chip thickness, the lapping process separates the chips from one another. The sacrificial epoxy is then removed from between the chips using an oxygen plasma. The mounting wax is then dissolved using TCE. At this point, the chips are completed. The beam leads extend  $40\mu$ m beyond the chip perimeter, and are rigid enough to support the chip when gripped with fine tweezers.

#### Conclusion

This process was developed specifically for quartz, but its implementation is independent of the substrate. The technology is easily transferable to other substrates such as silicon or gallium arsenide. Moreover, this fabrication process is also suitable for substrates for which beam lead processes have yet to be developed, such as sapphire and glass. We have found a device yield of greater than 60%, which is much improved with respect to the process of [6]. However, the device yield is not limited by the planarization process; beam



Figure 3 A composite picture of quartz chips with gold beam leads. In the upper left is an SEM image of two beam lead chips. A close-up SEM image is shown in the lower right. In the upper right is a completed batch of chips. In the lower left is an end-on picture of gold beam leads extending off of a quartz chip.

lead failures are attributed to seed layer adhesion and plating issues.

Submillimeter-wave circuits with beam lead RF ground connections greatly simplify the assembly of receivers. Beam leads make it possible to quickly test receivers, and allow for replacement of nonfunctioning chips without having to deal with conductive adhesives, wire bonding or soldering. In turn, the ability to assemble large arrays of submillimeter devices is enhanced, since the burden of fabricating a large, functional array of devices on a single chip is eliminated. Instead, individual beam lead chips may be placed into micro-machined waveguides and then tested. Non-functioning devices may then be removed and replaced. The size of the array is then no longer limited by the yield statistics of the device fabrication process.

#### References

- 1. A.R. Kerr, S.-K. Pan, S. Whiteley, M. Radparvar, S. Faris, IEEE International Microwave Symposium Digest, pp. 851-854, May 1990
- 2. A.R. Kerr, S.-K. Pan and A.W. Lichtenberger, D.M. Lea, IEEE Microwave and Guided Wave Letters, **2** (11), pp. 454-456, November 1992
- 3. B.J. Rizzi, K.K. Rausch, T.W. Crowe, P.J. Koh, W.C.B. Peatman, J.R. Jones, S.H. Jones, G. Tait, Fourth International Symposium on SpaceTerahertz Technology, Los Angeles, CA, March 1993
- 4. E. Schlecht, G. Chattopadhyay, A. Maestrini, A. Fung, S. Martin, D. Pukala, J. Bruston, I. Mehdi, IEEE MTT-S International Microwave Symposium Digest, Phoenix, AZ, pp. 1649-1652, May 2001
- 5. K.W. Nye, Q.Xiao, J.L. Hesler, T.W. Crowe, Proceedings of the 27th IEEE International Conference on Infrared and Millimeter Waves, San Diego, California, September 2002
- 6. R.B. Bass, J.Z. Zhang, W.L. Bishop, A.W. Lichtenberger, Proceedings of the SPIE Astronomical Telescopes and Instrumentation Conference, Waikoloa Village, HI, August 2002

This work was supported by grants from the National Science Foundation (9987330) and the National Aeronautics and Space Administration (NAG5-9100).