# **"32-channel Multi-Chip-Module"** The Cryogenic Readout System for Submillimeter/Terahertz Cameras

Yasunori Hibi, Hiroshi Matsuo, Taishi Ookawa, Hirohisa Nagata, Hirokazu Ikeda, and Mikio Fujiwara

*Abstract*— We have been investigating the submillimeter/ terahertz camera with the large format SIS (Superconductor -Insulator - Superconductor) photon detector array. To realize the submillimeter/terahertz camera, a cryogenic readout system matching to the SIS detector properties is necessary.

For this readout system, we have developed several kind of ICs (Integrated Circuits) constructed with n-channel GaAs-JFETs. We also have designed and manufactured 32-channel multi-chip-modules with these ICs. These modules can make 32-channel parallel input photo current signals into one or two serial output voltage signal(s). Size of these is 40mm x 30mm x 2mm. The estimated total power dissipation is about 400  $\mu$ W.

*Index Terms*—Application specific integrated circuits, Cryogenics, Gallium arsenide JFETs, Image sensors, Multichip modules,

#### I. INTRODUCTION

BSERVATIONAL astronomers desire to obtain submillimeter/terahertz astronomical observational data comparable to other wavelength/frequency data. To response these desires, developments of various high sensitivity submillimeter/terahertz cameras with many superconductive detector pixels are advancing. In these cameras, trans-edge sensor (TES) bolometers [1], kinetic inductance detectors (KIDs) [2], and superconducting tunnel junction (STJ) detectors [3]-[5] are employed. These superconductive detectors are used in deep cryogenic temperature. Therefore, to realize high performance submillimeter/terahertz cameras with such detectors, the multi-channel readout system workable in cryogenic temperature are required.

Since TES detectors and KIDs detectors are low impedance type detectors, the cryogenic readout system for these detectors must be suitable for low impedance type detectors.

Manuscript received July 31, 2011. This work was partly supported by the Grant-in-Aid for the Scientific Research from the Japan Society for the Promotion of Science (No. 18206042).

Yasunori Hibi, Hiroshi Matsuo, and Taishi Ookawa are with National Astronomical Observatory of Japan, 2-21-1, Osawa, Mitaka, Tokyo 1818588 Japan (corresponding author to provide phone: +81-422-34-3932; fax: +81-422-34-3864; e-mail: yasunori.hibi@nao.ac.jp).

Hirohisa Nagata and Hirokazu Ikeda are with Institute of Space and Astronautical Science, 3-1-1, Yoshinodai, Sagamihara, Kanagawa 2298510 Japan.

Mikio Fujiwara is with National Institute of Information and Communications Technology, 4-2-1, Nukui-Kitamachi, Koganei, Tokyo 1847895 Japan. Therefore, those readout systems constructed by low input impedance devices such as superconducting quantum interference devices (SQUIDs) or high frequency amplifiers with high electron mobility transistors (HEMTs) have been developed. On the other hand, STJ detectors are relatively high impedance type detectors, the cryogenic readout system for STJ detectors must be suitable for high impedance type detectors.

We planned a cryogenic multi-channel readout system referred to the CMOS camera readout system; one of the room temperature readout system for high impedance type detectors [6]-[9]. To realize this cryogenic readout system, we have developed and investigated some functional cryogenic integrated circuits (ICs) constructed with n-channel GaAs JFETs [10]-[12].

## II. THE N-CHANNEL GAAS JFETS CRYOGENIC Performances

As reported in Fujiwara, Sasaki, and Akiba 2002 [13], the n-type GaAs JFETs offer good cryogenic performance. At 4.2K, they show good statistic characteristics even their power dissipation below 1 µW. Typical cryogenic characteristics are shown in Fig. 1. Furthermore, GaAs JFETs are also can easily work even at 0.3K [14]. Especially about input referred voltage noise, the value is around 3  $\mu V_{rms}/Hz^{0.5}$  @1Hz and this value can be suppressed by thermal cure [15] or infrared irradiation [16]. Except performances of these, the gate capacitance which a gate width of 5 µm and a gate length of 100 um is smaller than 50 fF and the EFET OFF resistance which a gate width of 5 µm width and a gate length of 5 µm is larger than 100 T $\Omega$  [12]. These facts indicate that GaAs JFETs are very suitable for electric switches. In addition, Fujiwara and Sasaki 2004 [15] showed that the FET gate leakage current of these devices is  $10^{-18}$  A or smaller. This suggests that GaAs JFETs may be excellent choice to be combined with high impedance detectors such as STJ detectors. However, p-type GaAs JFETs do not exist commercially, so extra care must be taken when designing the circuits.

## III. THE GAAS JFETS INTEGRATED CIRCUITS

#### A. 16-Channel AC-coupled CTIAs

The capacitive trans-impedance amplifier (CTIA) transforms input current signal into low impedance voltage signal. The circuit concept of the AC-coupled CTIA is shown in Fig. 2 a). The reason of taking the "AC-coupled"



Fig. 1. Typical cryogenic (4.2 K) "ID-VDs" of the GaAs-JFETs when VS=0V. The gate size of a) is width of 5  $\mu$ m and length of 10  $\mu$ m. And a) is depletion type (when VG=0V, ID $\neq$ 0A) FET. The gate size of b) is width of 5  $\mu$ m and length of 50  $\mu$ m. And b) is enhancement type (when VG=0V, ID=0A) FET.



Fig. 2. The circuit concept of the AC-coupled CTIA (a) and the picture of 16-ch AC-coupled CTIAs IC (b).

mechanism is to suppress input offset voltage distribution when many amplifiers are integrated.

From our previous developments, we got 16-channel AC-coupled CTIAs. The power dissipation of this IC is about 50  $\mu$ W and input offset voltage distribution is lower than 3 mVp-p. Fig. 2b) shows a picture of 16-ch AC-coupled CTIA. The physical chip size is 2 mm x 8 mm x 0.2 mm.

2

## B. 32:1 Multiplexer with Sample-and-Holds

A multiplexer transforms parallel signals into serial signal. By combining sample-and-holds with the multiplexer, data sampling timings and data output timings can be settled voluntarily. A part of circuit diagram of the multiplexer with sample-and-holds is shown in Fig. 3 a).

We have developed 32:1 multiplexers with sample-and-holds and show this IC in Fig. 3 b). The power dissipation of this IC is about 30  $\mu$ W. The physical chip size is 2 mm x 8 mm x 0.2 mm, too.

#### C. 32-Channel Shift Register

A shift register is one of the simple digital memory circuits. We have developed the cryogenic shift register for generating multiplex timings. The circuit diagram of the flip-flop, which is one unit of the shift register, is shown in Fig. 4 a).

There are D (depletion)-type and E (enhancement)-type FETs in the n-type GaAs JFET. Then, one of the simplest digital logic circuit called DCFL (Direct Coupled FET Logic) is able to be realized by GaAs JFETs [19]. By combining such basic logic circuits, we designed and investigated a master-slave type shift register. We have developed 32-channel shift registers and show this IC in Fig. 4 b). The physical chip size is also 2 mm x 8 mm x 0.2 mm. The design power dissipation of this IC was 16  $\mu$ W and the real power dissipation is larger than 80  $\mu$ W. This is because that device parameter selection is too conservative.

#### D. 32-Channel Voltage Distributer

The voltage distributer can distribute differential level voltage signals to each output terminal. Our aim to use the cryogenic voltage distributers is to keep each AC-coupled



Fig. 3. A part of circuit diagram of the multiplexer with sample-and-holds (a) and the picture of 32:1 multiplexer with sample-and-holds IC (b).



Fig. 4. The circuit diagram of the flip-flop (a) and the picture of 32-channel shift register IC (b). "5/10D" means it is depletion type JFET which gate size is width of 5  $\mu$ m and a gate length of 10  $\mu$ m. And "5/5E" means it is enhancement type JFET which gate size is width of 5  $\mu$ m and a gate length of 5  $\mu$ m.



Fig. 5. The circuit concept of the voltage distributer (a) and the picture of 32-channel voltage distributer IC (b).

CTIAs in optimal operating conditions. The circuit concept of the voltage distributer is shown in Fig. 5 a).

We have designed and investigated the 32-channel voltage distributer constructing from the 32-channel shift register and sample-and-holds. We show this IC in Fig. 5 b). The physical chip size is same as previous three ICs. The total power dissipation is about 30  $\mu$ W.

# IV. CRYOGENIC READOUT SYSTEM

# A. Design Concept

We show the concept of the cryogenic multi-channel readout system in Fig. 6. We referred the multi-channel readout system of the CMOS camera and designed this cryogenic readout system. Operational outline of this system is following. Firstly, parallel input current signals are exchanged to parallel voltage signals by AC-coupled CTIAs. Secondly, the parallel voltage signals are sampled and held by sample-and-holds. Thirdly, the held parallel signals are transformed serial voltage signal by multiplexer operated by shift-register. The unique point of this system is the following. By including shift registers in this cryogenic system, the number of digital addressing lines from warm electronics is reduced. And by inserting two multiplexers operated by shift-registers, the operational dead time can be minimized.

### B. The 32-ChannelMultitip Module

Based on above concept, we designed and manufactured a 32-channel multi-chip module. This module can transform 32-channel parallel input current signal to 2-channel serial output voltage signals. We show the photograph of this in Fig. 7. This module is made of low temperature co-fired ceramics (LTCC) with 4 wiring layers and 2 ground layers. The size of this module is 40 mm x 30 mm x 2 mm. The estimated total power dissipation of this is around 400  $\mu$ W.



Fig. 6. Schematic of the cryogenic multi-channel readout system. This system has 2 sample-and-holds per 1 AC-coupled CTIA.



Fig. 7. The picture of the 32-ch cryogenic multichip module. 32-channel parallel input current signals input from upward connecter. Output serial voltage signal, supply sources, and digital signals input from downward.

# V. CRYOGENIC TEST ENVIRONMENTS

As shown in Fig. 8 a), we set the multi-chip module into wet type cryostat. For signal input and output, we designed a flexible printed circuit (FPC) with 50 lines. This FPC is shown in Fig. 8 b). The DC power source of this module is generated and supplied by the exclusive room temperature electronics shown in Fig. 8c). And the digital signals for the module operation are generated by the other device and supplied through the electronics. In this test, we used 910 k $\Omega$  metal film resistances for dummy detectors.

# VI. SUMMARY

For realization of a multi-pixel sub-millimeter/terahertz camera, we have developed the multi-channel cryogenic readout system. N-channel GaAs-JFETs offer good cryogenic performances. In particular, the gate leakage current of these JFETs at cryogenic temperatures are extremely low (<10<sup>-18</sup>A). This property makes the devices attractive for use with high-impedance cryogenic sub-millimeter/terahertz detectors. Therefore, we have designed and investigated several kinds of cryogenic circuits with GaAs-JFETs: AC-coupled CTIAs, shift registers, multiplexers with sample-and-holds, and voltage distributers. For connecting these circuits, we designed and manufactured the 32-channel multichip module. And we have prepared test devices for cryogenic test of the modules. Just now, we start investigating the 32-channel multichip modules for the submillimeter/terahertz cameras.

### ACKNOWLEDGMENT

We thank SONY Co., Ltd for supporting our development of GaAs JFET electronics.

#### REFERENCES

- K. D. Irwin and G. C. Hilton, "Trans-Edge Sensors," *Appl. Phys.*, vol. 99, pp. 63–149, 2005
- [2] S. Doyle, P. Mauskopf, J. Naylon, and A. Porch, "Lumped Element Kinetic Inductance Detectors," *J. of Low Temp. Phys.*, vol. 151, pp. 530–536, 2008
- [3] J. Zmuidzinas and P. L. Richards, "Superconducting Detectors and Mixers for Millimeter and Submillimeter Astrophysics," *Proc. IEEE*, vol. 92 1597–1616, 2004
- [4] H. Matsuo, H. Nagata, Y. Mori, J. Kobayashi, T. Okaniwa, T. Yamakura, C. Otani, and S. Ariyoshi, "Performance of SIS Photon Detectors for Superconductive Imaging Submillimeter-wave Camera (SISCAM)," *Proc. SPIE*, vol. 6275, 627504-1–627504-9, 2006
- [5] Y. Mori, T. Okaniwa, M. Nakahashi, S. Ariyoshi, C. Otani, H. Sato, and H. Matsuo, "Development of Superconductive Imaging Submillimeter-wave Camera with Nine Detector Elements (SISCAM-9)," *Proc. SPIE*, vol. 6275, 627523-1–627523-12, 2006
- [6] H. Matsuo, Y. Mori, Y. Murakoshi, S. Ariyoshi, H. Ezawa, Y. Hibi, J. Kobayashi, H. Nagata, M. Nakahashi, and C. Otani, "Realization of Submillimeter-wave Imaging Array with Superconductive Direct Detectors," J. of Low Temp. Phys., vol. 151, 304–309, 2008
- [7] H. Matsuo, Y. Hibi, H. Nagata, M. Nakahashi, Y. Murakoshi, H. Arai, S. Ariyoshi, C. Otani, H. Ikeda, and M. Fujiwara, "System Design of Submillimeter-wave Imaging Array SISCAM," *Proc. SPIE*, vol. 7020, 702015-1–702015-9, 2008
- [8] Y. Hibi, H. Matsuo, H. Nagata, H. Ikeda, and M. Fujiwara, "The Cryogenic Digital Readout Module with GaAs JFET ICs," *AIP Conf. Proc.*, vol. 1185, 290–293, 2009
- [9] Y. Hibi, H. Matsuo, H. Nagata, H. Ikeda, and M. Fujiwara, "The Cryogenic Readout System with GaAs JFETs for Multi-pixel Cameras," *Proc. SPIE*, vol. 7854, 78541Z-1–78541Z-11, 2010



Fig. 8. Photographs of measurement environments. a) Inside of the wet type cryostat. b) FPC itself. c) The exclusive room temperature electronics.

- [10] H. Nagata, J. Kobayashi, H. Matsuo, M. Nakahashi, K. Kobayashi, H. Ikeda, and M. Fujiwara, "Fabrication of Cryogenic Readout Circuits with N-Type GaAs-JFETs for Low Temperature Detectors," *J. of Low Temp. Phys.*, vol. 151, 1022–1027, 2008
- [11] H. Nagata, H. Matsuo, Y. Hibi, J. Kobayashi, M. Nakahashi, H. Ikeda, and M. Fujiwara, "GaAs Cryogenic Readout Electronics for High

5

Impedance Detector Arrays for Far-Infrared and Submillimeter Wavelength Region," *Cryogenics*, vol. 49, 676–679, 2009

- [12] Y. Hibi, H. Matso, H. Arai, H. Nagata, H. Ikeda, and M. Fujiwara, "The Cryogenic Multiplexer and Shift Register for Submillimeter-wave Digital Camera," *Cryogenics*, vol. 49, 672-675, 2009
- [13] Fujiwara, M., Sasaki, M., Akiba, M., "Reduction Method for Low-Frequency Noise of GaAs Junction Field-Effect Transistor at a Cryogenic Temperature," Appl. Phys. Lett., vol. 80, 1844–1846, 2002
- [14] Nagata, H., Kobayashi, J., Matsuo, H., Fujiwara, M., "Progress on GaAs Cryogenic Readout Circuits for SISCAM," *Proc. SPIE*, vol. 6275, 627527-1–627527-10, 2006
- [15] Fujiwara, M., Sasaki, M., "Performance of GaAs JFET at a Cryogenic Temperature for Application to Readout Circuit of High-Impedance Detectors," *IEEE Trans. Electron. Dev.*, vol. 51, 2042–2047, 2004
- [16] Fujiwara, M., Sasaki, M., Nagata, H., Matsuo, H., "Optical Control of Low Frequency Noise Behavior in Cryogenic GaAs Junction Field Effect Transistor," *Cryogenics*, vol. 49, 626–629, 2009